This is the mail archive of the gcc@gcc. gnu. org mailing list for the GCC project.

Index Nav: [Date Index] [Subject Index] [Author Index] [Thread Index]

Message Nav: [Date Prev] [Date Next] [Thread Prev] [Thread Next]

**Other format:** [Raw text]

# A proposal to align GCC stack

- From: "Ye, Joey" < joey dot ye at intel dot com>
- *To*: <gcc at gcc dot gnu dot org>
- Cc. "H.J. Lu" < hjl at lucon dot org>, < xuepeng dot guo at intel dot com>
- Date: Tue, 18 Dec 2007 10:25:42 +0800
- Subject: A proposal to align GCC stack

#### -- O. MOTIVATION --

Some local variables (such as of \_\_m128 type or marked with alignment attribute) require stack aligned at a boundary larger than the default stack

boundary. Current GCC partially supports this with limitations. We are proposing a new design to fully solve the problem.

### -- 1. CURRENT IMPLEMENTATION --

There are two ways current GCC supports bigger than default stack alignment. One is to make sure that stack is aligned at program entry point, and then ensure that for each non-leaf function, its frame size is

aligned. This approach doesn't work when linking with libs or objects compiled by other psABI confirming compilers. Some problems are logged as

PR 33721. Another is to adjust stack alignment at the entry point of a function if it is marked with \_\_attribute\_\_ ((force\_align\_arg\_pointer)) or -mstackrealign option is provided. This method guarantees the alignment

in most of the cases but with following problems and limitations:

- \* Only 16 bytes alignment is supported
- \* Adjusting stack alignment at each function prologue hurts performance unnecessarily, because not all functions need bigger alignment. In fact, commonly only those functions which have SSE variables defined locally (either declared by the user or compiler generated internal temporary variables) need corresponding alignment.
- \* Doesn't support x86\_64 for the cases when required stack alignment is > 16 bytes
- \* Emits inefficient and complicated prologue/epilogue code to adjust stack alignment
- \* Doesn't work with nested functions
- \* Has a bug handling register parameters, which resulted in a cpu2006 failure. A patch is available as a workaround.

## -- 2. NEW PROPOSAL: DESIGN --

Here, we propose a new design to fully support stack alignment while overcoming above problems. The new design will

- \* Support arbitrary alignment value, including 4, 8, 16, 32...
- \* Adjust function stack alignment only when necessary
- \* Initial development will be on i386 and x86\_64, but can be extended to other platforms
- \* Emit more efficient prologue/epilogue code
- \* Coexist with special features like dynamic stack allocation (alloca),

nested functions, register parameter passing, PIC code and tail call optimization

Be able to debug and unwind stack

### 2.1 Support arbitrary alignment value

Different source code and optimizations requires different stack alignment,

as in following table:

Feature Alignment (bytes)

i386\_ABI 4 16 x86\_64\_ABI char 1 2 short int 4 4/8\* long 8 long long m648 m12816 float 4 double 8

4/16\* long double user specified any power of 2

\*Note: 4 for i386, 8/16 for x86 64

The new design will support any alignment value in this table.

### 2.2 Adjust function stack alignment only when necessary

Current GCC defines following macros related to stack alignment: i. STACK BOUNDARY in bits, which is enforced by hardware, 32 for i386

64 for x86\_64. It is the minimum stack boundary. It is fixed.

ii. PREFERRED\_STACK\_BOUNDARY. It sets the stack alignment when calling a function. It may be set at command line and has no impact on stack alignment at function entry. This proposal requires PREFERRED >= STACK, and

by default set to ABI\_STACK\_BOUNDARY

This design will define a few more macros, or concepts not explicitly defined in code:

iii. ABI\_STACK\_BOUNDARY in bits, which is the stack boundary specified

psABI, 32 for i386 and 128 for x86\_64. ABI\_STACK\_BOUNDARY >= STACK\_BOUNDARY. It is fixed for a given psABI.

iv. LOCAL STACK BOUNDARY in bits. Each function stack has its own stack alignment requirement, which depends the alignment of its stack

LOCAL STACK BOUNDARY = MAX (alignment of each effective stack variable). v. INCOMING STACK BOUNDARY in bits, which is the stack boundary at function

entry. If a function is marked with attribute ((force align arg pointer))

or -mstackrealign option is provided, INCOMING = STACK BOUNDARY. Otherwise,

INCOMING == MIN(ABI STACK BOUNDARY, PREFERRED STACK BOUNDARY) because a function can be called via psABI externally or called locally with PREFERRED STACK BOUNDARY.

vi. REQUIRED STACK ALIGNMENT in bits, which is stack alignment required

local variables and calling other function. REQUIRED STACK ALIGNMENT == MAX(LOCAL STACK BOUNDARY, PREFERRED STACK BOUNDARY) in case of a non-leaf function. For a leaf function, REQUIRED STACK ALIGNMENT == LOCAL STACK BOUNDARY.

This proposal won't adjust stack when INCOMING STACK BOUNDARY >= REQUIRED STACK ALIGNMENT. Only when INCOMING STACK BOUNDARY < REQUIRED\_STACK\_ALIGNMENT, it will adjust stack to REQUIRED STACK\_ALIGNMENT at prologue.

```
2.3 Initial development on i386 and x86 64
```

We initially support i386 and x86\_64. In this document we focus more on i386 because it is hard to implement because of the restriction of having

a small register file. But all that we discuss can be easily applied to  $x86\_64$ .

### 2.4 Emit more efficient prologue/epilogue

When a function needs to adjust stack alignment and has no dynamic stack allocation, this design will generate following example prologue/epilogue

code:

IA32 example Prologue:

```
push1 %ebp
mov1 %esp, %ebp
and1 $-16, %esp
sub1 $4, %esp; is $-4 the local stack size?
```

Epilogue:

movl %ebp, %esp popl %ebp ret

Locals will be addressed as esp + offset and parameters as ebp + offset.

Add x86 64 example here.

Thus BP points to parameter frame and SP points to local frame.

### 2.5 Coexist with special features

Stack alignment adjustment will coexist with varying GCC features that have special calling conventions and frame layout, such as dynamic stack allocation (alloca), nested functions and parameter passing via registers to local functions.

I386 hard register usage is the major problem to make the proposal friendly

to various GCC features. This design requires an additional hard register

in prologue/epilogue in case of dynamic stack allocation. Because I386 PIC

requires BX as GOT pointer and I386 may use AX, DX and CX as parameter passing registers, there are limited candidates for this proposal to choose. Current proposal suggests EDI, because it won't conflict with i386 PIC or regparm.

X86 64 is much easier. This proposal just chooses RBX.

# 2.5.1 When stack alignment adjustment comes together with alloca, following

example prologue/epilogue will be emitted:

Prologue:

push1

```
8 (%esp), %edi
                                           // Save address of parameter
       leal
frame
                 $-16, %esp
                                          // Align local stack
   Reserve two stack slots and save return address
// and previous frame pointer into them. By
// pointing new ebp to them, we build a pseudo
// stack for unwinding.
                 $4 (%edi)
                                              save return address
       push1
                                               save old ebp
       push1
                 %ebp
                 %esp, %ebp
                                              point ebp to pseudo frame
       mov1
start
                                          // adjust local frame size
       sub1
                 $24, %esp
```

// Save callee save reg edi

epilogue:

mov1

%edi, vregl

```
mov1
                  vregl, %edi
       mov1
                  %ebp, %esp
                                            // Restore esp to pseudo frame
start
                  %ebp
       popl
                  -8 (%edi), %esp
                                            // restore esp to real frame
       leal
start
                  %edi
                                            // Restore edi
       pop1
       ret
```

Locals will be addressed as ebp - offset, parameters as vreg1 + offset

Where BX is used to set up virtual parameter frame pointer, BP points to local frame and SP points to dynamic allocation frame.

 $2.\,5.\,2$  Nested functions will automatically work because it uses CX as static

pointer, which won't conflict with any registers used by stack alignment adjustment, even when nested functions are called via function pointer and

a function stub on stack.

 $2.\,5.\,3$  GCC may optimize to use registers to pass parameters . At most AX, DX

and CX will be used. Such optimization won't conflict with stack alignment

adjustment thus it should automatically work.

 $2.5.4\ \text{I386}$  PIC uses EBX as GOT pointer. This design work well under i386 PIC:

```
For example:
i686 Prologue:
        push1
                   %edi
        lea1
                   8(%esp), %edi
        and1
                   $-16, %esp
        push1
                   $4 (%edi)
        push1
                   %ebp
        mov1
                   %esp, %ebp
        sub1
                   $24,
                         %esp
        call
                   . L1
.L1:
        pop1
                   %ebx
        mov1
                   %edi, vreg1
Body: // code for alloca
        mov1
                    (vreg1), %eax
        sub1
                   %eax, %esp
        and1
                   $-16, %esp
                   %esp, %eax
        mov1
```

i686 Epilogue:

proposal

```
movl %ebp, %esp
popl %ebp
leal -8(%edi), %esp
popl %edi
ret
```

Locals will be addressed as ebp - offset, parameters as vreg1 + offset, ebx has the GOT pointer.

- 2.6 Debug and unwind will work since DWARF2 has the flexibility to define different frame pointers.
- 2.7 Some intrinsics rely on stack layout. Need to handle them accordingly.

  They are builtin return address, builtin frame address. This

will setup pseudo frame slot to help unwinder find return address and

parent frame address by emit following prologue code after adjusting alignment:

pushl \$4(%edi) pushl %ebp

### -- 3. NEW PROPOSAL: IMPLEMENTATION --

The proposed implementation can be partitioned into following subtasks.

- \* Alignment requirement collection
- Frames addressing
- \* Alignment code generation
- \* Debug and unwind information

### 3.1 Collect alignment requirement

Collecting each function's alignment requirement from frontend or from optimization passes like vectorizer, and informing backend.

Current GCC uses cfun->stack\_alignment\_needed to store MIN(largest stack variable alignment, PREFERRED\_STACK\_BOUNDARY). We will reuse this field and

define its value only as "largest stack variable alignment"

### 3.2 Frames addressing

Adding parameter frame, local frame, static frame and dynamic frame with appropriate pointers, either hard registers or virtual registers.

Backend will customize CAN\_ELIMINATE hook to assign hard registers to corresponding virtual registers.

### 3.3 Alignment code generation

Emit prologue/epilogue code to guarantee correct stack alignment based on

each function's alignment requirement collected previously.

Modification should happen in ix86\_expand\_prologue and ix86 expand epilogue.

Code to be emitted can follow above design in a straight forward manner.

### 3.4 Debug information

Emit debug and unwind information for aligned stacks. It also happens in ix86\_expand\_prologue and ix86\_expand\_epilogue corresponding the prologue/epilogue code emitted.

### 4. Code Example

```
Simply function:
void foo()
   volatile int local;
i686 Prologue:
        push1
                   %ebp
                   %esp, %ebp
        mov1
                   $4, %esp
        sub1
                                     // Adjust local frame size by 4
i686 Epilogue:
        mov1
                   %ebp, %esp
        pop1
                   %ebp
        ret
x86 64 Prologue:
        pushq
                   %rbp
        movq
                   %rsp, %rbp
                   $16, %rsp
        subq
x86 64 Epilogue:
```

```
%rbp, %rsp
        mov1
                   %rbp
        popl
        ret
Pure 16 bytes align:
void foo()
    volatile _{m128 m} = _{mm_set_ps1(0.f)};
i686 Prologue:
        push1
                   %ebp
        mov1
                   %esp, %ebp
        and1
                   $-16, %esp
        sub1
                                 // this is space for m, 16 byte aligned
                   $16, %esp
i686 Epilogue:
        mov1
                   %ebp, %esp
                   %ebp
        pop1
        ret
x86_64 Prologue:
        pushq
                   %rbp
                   %rsp, %rbp
        movq
                   $-16, %rsp
        andq
                   $16, %rsp
        subq
x86_64 Epilogue:
                   %rbp, %rsp
        mov1
        pop1
                   %rbp
        ret
16 bytes align with alloca:
void foo(int size)
    char * ptr=alloca(size);
    volatile int __attribute((aligned(32)) m = 0;
    . . .
i686 Prologue:
        push1
                   %edi
        leal
                   8 (%esp), %edi
        and1
                   $-32, %esp
        push1
                   $4 (%edi)
        push1
                   %ebp
        mov1
                   %esp, %ebp
        sub1
                   $24, %esp
Body: // code for alloca
        mov1
                   %edi, vreg1
        mov1
                   (vreg1), %eax
        sub1
                   %eax, %esp
        and1
                   $-16, %esp
        mov1
                   %esp, %eax
i686 Epilogue:
        mov1
                   %ebp, %esp
        pop1
                   %ebp
                   -8 (%edi), %esp
        1ea1
                   %edi
        pop1
        ret
void foo(int dummy1, int dummy2, int dummy3, int dummy4,
         int dummy5, int dummy6, int size)
    char * ptr=alloca(size);
    volatile int __attribute((aligned(32)) m = 0;
x86 64 Prologue:
```

```
pushq
                   %rbx
                   $16(%rsp), %rbx
        1eaq
        andq
                   $-32, %rsp
        pushq
                   8 (%rbx)
                   %rbp
        pushq
        movq
                   %rsp, %rbp
                   $24, %rsp
        subq
Body:
                   %rbx, vreg1
        movq
                   (vreg1), %eax
        mov1
                   %rax, %rsp
        subq
                   $-16, %rsp
        andq
                   %rsp, %rax
        movq
x86_64 Epilogue:
        mov1
                   %rbp, %rsp
                   %rbp
        pop1
                   %rbx, %rsp
        mov1
                   %rbx
        pop1
        ret
m128 and PIC
int g_i;
void foo()
    volatile _{m128 m} = _{mm_set_ps1(0.f)};
    g_i = 123;
    ...
i686 Prologue:
        pushl
                   %ebp
        mov1
                   %esp, %ebp
                   $-16, %esp
        and1
        push1
                   %ebx
                   $16, %esp
        sub1
        cal1
                   . L1
.L1:
        pop1
                   %ebx
        . . .
i686 Epilogue:
        add1
                   $16, %esp
        pop1
                   %ebx
        mov1
                   %ebp, %esp
        pop1
                   %ebp
        ret
m128 + alloca + PIC
void foo(int size)
    char * ptr=alloca(size);
    volatile m128 m = mm \text{ set psl}(0.f);
i686 Prologue:
        push1
                   %edi
        leal1
                   8 (%esp), %edi
        and1
                   $-16, %esp
        pushl
                   4 (%edi)
        pushl
                   %ebp
        mov1
                   %esp, %ebp
        sub1
                   $24,
                         %esp
        call
                   .L1
.L1:
        pop1
                   %ebx
```

Body:

```
mov1
                   %edi, vregl
        mov1
                   (vreg1), %eax
        sub1
                   %eax, %esp
        and1
                   $-16, %esp
        mov1
                   %esp, %eax
i686 Epilogue:
                   %ebp, %esp
        mov1
        pop1
                   %ebp
        lea1
                   -8(%edi), %esp
                   %edi
        pop1
        ret
m128 + alloca + PIC + library call
void foo(int size)
    char * ptr=alloca(size);
    volatile _{m128 m} = _{mm_set_ps1(0.f)};
    printf("Hello\n");
}
i686 Prologue:
        push1
                   %edi
        leal
                   8 (%esp), %edi
        and1
                   $-16, %esp
        push1
                   4 (%edi)
        push1
                   %ebp
        mov1
                   %esp, %ebp
        sub1
                   $24,
                         %esp
        call
                   .L1
.L1:
                   %ebx
        pop1
i686 Body:
                   %edi, vregl
        mov1
                   (vreg1), %eax
        mov1
        sub1
                   %eax, %esp
                   $-16, %esp
        and1
        mov1
                   %esp, %eax
Body:
                   printf@PLT
        call
i686 Epilogue:
        mov1
                   %ebp, %esp
        pop1
                   %ebp
        lea1
                   -8 (%edi), %esp
        pop1
                   %edi
        ret
m128 and nested function and PIC
void foo()
    void bar(int argl, int arg 2)
         volatile _{m128 m} = _{mm_{set_{ps1}(0.f)}};
    bar(1, 2);
i686:
foo:
        mov1
                   %ebp, %ecx
        cal1
                   bar@PLT
        . . .
```

```
bar:
        push1
                   %edi
                   8(%esp), %edi
        leal
        and1
                   $-16, %esp
        pushl
                   4 (%edi)
        pushl
                   %ebp
                   %esp, %ebp
        mov1
        sub1
                   $24,
                         %esp
        cal1
                   .L1
.L1:
                   %ebx
        pop1
                   %edi, vreg1
        mov1
                   (vreg1), %eax
        mov1
        sub1
                   %eax, %esp
                   $-16, %esp
        and1
                   %esp, %eax
        mov1
        . . .
                   %ebp, %esp
        mov1
                   %ebp
        pop1
                   -8(%edi), %esp
        lea1
                   %edi
        pop1
        ret
m128, dynamic stack alloc and register parameter function call
static void bar(int argl, int arg 2, int arg3)
    char * ptr=alloca(size);
    volatile _{m128 m} = _{mm_set_ps1(0. f)};
void foo()
    bar(1, 2, 3);
i686 foo:
                   $1, %eax
        mov1
        mov1
                   $2, %edx
        mov1
                   $3, %ecx
        call
                   bar
        . . .
bar:
        pushl
                   %edi
        lea1
                   8 (%esp), %edi
        and1
                   $-16, %esp
        push1
                   $4 (%edi)
        push1
                   %ebp
        mov1
                   %esp, %ebp
        sub1
                   $24, %esp
        mov1
                   %edi, vregl
        mov1
                   (vreg1), %eax
        sub1
                   %eax, %esp
        and1
                   $-16, %esp
        mov1
                   %esp, %eax
        . . .
        mov1
                   %ebp, %esp
        pop1
                   %ebp
        1ea1
                   -8 (%edi), %esp
        pop1
                   %edi
        ret
Thanks - Joey
```

- Follow-Ups:
  - Re: A proposal to align GCC stack

From: Christian Sch

Äler

Index Nav: [Date Index] [Subject Index] [Author Index] [Thread Index]

Message Nav: [Date Prev] [Date Next] [Thread Prev] [Thread Next]